1999-05-03 09:29:06 +02:00
|
|
|
|
/* ppc.h -- Header file for PowerPC opcode table
|
2002-02-25 04:42:59 +01:00
|
|
|
|
Copyright 1994, 1995, 1999, 2000, 2001, 2002
|
|
|
|
|
Free Software Foundation, Inc.
|
1999-05-03 09:29:06 +02:00
|
|
|
|
Written by Ian Lance Taylor, Cygnus Support
|
|
|
|
|
|
|
|
|
|
This file is part of GDB, GAS, and the GNU binutils.
|
|
|
|
|
|
|
|
|
|
GDB, GAS, and the GNU binutils are free software; you can redistribute
|
|
|
|
|
them and/or modify them under the terms of the GNU General Public
|
|
|
|
|
License as published by the Free Software Foundation; either version
|
|
|
|
|
1, or (at your option) any later version.
|
|
|
|
|
|
|
|
|
|
GDB, GAS, and the GNU binutils are distributed in the hope that they
|
|
|
|
|
will be useful, but WITHOUT ANY WARRANTY; without even the implied
|
|
|
|
|
warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
|
|
|
|
|
the GNU General Public License for more details.
|
|
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
|
along with this file; see the file COPYING. If not, write to the Free
|
|
|
|
|
Software Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
|
|
|
|
|
|
|
|
|
|
#ifndef PPC_H
|
|
|
|
|
#define PPC_H
|
|
|
|
|
|
|
|
|
|
/* The opcode table is an array of struct powerpc_opcode. */
|
|
|
|
|
|
|
|
|
|
struct powerpc_opcode
|
|
|
|
|
{
|
|
|
|
|
/* The opcode name. */
|
|
|
|
|
const char *name;
|
|
|
|
|
|
|
|
|
|
/* The opcode itself. Those bits which will be filled in with
|
|
|
|
|
operands are zeroes. */
|
|
|
|
|
unsigned long opcode;
|
|
|
|
|
|
|
|
|
|
/* The opcode mask. This is used by the disassembler. This is a
|
|
|
|
|
mask containing ones indicating those bits which must match the
|
|
|
|
|
opcode field, and zeroes indicating those bits which need not
|
|
|
|
|
match (and are presumably filled in by operands). */
|
|
|
|
|
unsigned long mask;
|
|
|
|
|
|
|
|
|
|
/* One bit flags for the opcode. These are used to indicate which
|
|
|
|
|
specific processors support the instructions. The defined values
|
|
|
|
|
are listed below. */
|
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
|
|
/* An array of operand codes. Each code is an index into the
|
|
|
|
|
operand table. They appear in the order which the operands must
|
|
|
|
|
appear in assembly code, and are terminated by a zero. */
|
|
|
|
|
unsigned char operands[8];
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/* The table itself is sorted by major opcode number, and is otherwise
|
|
|
|
|
in the order in which the disassembler should consider
|
|
|
|
|
instructions. */
|
|
|
|
|
extern const struct powerpc_opcode powerpc_opcodes[];
|
|
|
|
|
extern const int powerpc_num_opcodes;
|
|
|
|
|
|
|
|
|
|
/* Values defined for the flags field of a struct powerpc_opcode. */
|
|
|
|
|
|
|
|
|
|
/* Opcode is defined for the PowerPC architecture. */
|
|
|
|
|
#define PPC_OPCODE_PPC (01)
|
|
|
|
|
|
|
|
|
|
/* Opcode is defined for the POWER (RS/6000) architecture. */
|
|
|
|
|
#define PPC_OPCODE_POWER (02)
|
|
|
|
|
|
|
|
|
|
/* Opcode is defined for the POWER2 (Rios 2) architecture. */
|
|
|
|
|
#define PPC_OPCODE_POWER2 (04)
|
|
|
|
|
|
|
|
|
|
/* Opcode is only defined on 32 bit architectures. */
|
|
|
|
|
#define PPC_OPCODE_32 (010)
|
|
|
|
|
|
|
|
|
|
/* Opcode is only defined on 64 bit architectures. */
|
|
|
|
|
#define PPC_OPCODE_64 (020)
|
|
|
|
|
|
|
|
|
|
/* Opcode is supported by the Motorola PowerPC 601 processor. The 601
|
|
|
|
|
is assumed to support all PowerPC (PPC_OPCODE_PPC) instructions,
|
|
|
|
|
but it also supports many additional POWER instructions. */
|
|
|
|
|
#define PPC_OPCODE_601 (040)
|
|
|
|
|
|
|
|
|
|
/* Opcode is supported in both the Power and PowerPC architectures
|
|
|
|
|
(ie, compiler's -mcpu=common or assembler's -mcom). */
|
|
|
|
|
#define PPC_OPCODE_COMMON (0100)
|
|
|
|
|
|
|
|
|
|
/* Opcode is supported for any Power or PowerPC platform (this is
|
|
|
|
|
for the assembler's -many option, and it eliminates duplicates). */
|
|
|
|
|
#define PPC_OPCODE_ANY (0200)
|
|
|
|
|
|
1999-05-09 01:28:34 +02:00
|
|
|
|
/* Opcode is supported as part of the 64-bit bridge. */
|
|
|
|
|
#define PPC_OPCODE_64_BRIDGE (0400)
|
|
|
|
|
|
2000-05-04 00:19:45 +02:00
|
|
|
|
/* Opcode is supported by Altivec Vector Unit */
|
[gas/ChangeLog]
* config/tc-ppc.c (md_parse_option): New -m7410, -m7450 and -m7455
flags, equivalent to -m7400. New -maltivec to enable AltiVec
instructions. New -mbook64 and -mbooke/-mbooke32 flags to enable
64-bit and 32-bit BookE support, respectively. Change -m403 and
-m405 to set PPC403 option.
(md_show_usage): Adjust for new options.
* doc/all.texi: Set PPC.
* doc/as.texinfo: Add PPC support and pull in c-ppc.texi.
* doc/c-ppc.texi: New file.
* doc/Makefile.am (CPU_DOCS): Add c-ppc.texi.
* doc/Makefile.in: Regenerate.
[gas/testsuite/ChangeLog]
* gas/ppc/booke.s: New test for Motorola BookE.
* gas/ppc/booke.d: New file.
* gas/ppc/ppc.exp: Test booke.s.
[include/opcode/ChangeLog]
* ppc.h (PPC_OPCODE_BOOKE, PPC_OPCODE_403): New opcode flags for
BookE and PowerPC403 instructions.
[opcodes/ChangeLog]
* ppc-opc.c (insert_de, extract_de, insert_des, extract_des): New
instruction field instruction/extraction functions for new BookE
DE form instructions.
(CT): New macro for CT field in an X form instruction.
(DE, DES, DEO, DE_MASK): New macros for DE/DES fields in DE form
instructions.
(PPC64): Don't include PPC_OPCODE_PPC.
(403): New opcode macro for PPC403 processors.
(BOOKE): New opcode macro for BookE processors.
(bce, bcel, bcea, bcela, bclre, bclrel: New BookE instructions.
(bcctre, bcctrel, be, bel, bea, bela, icbt, icbte, lwzxe): Likewise.
(dcbste, lwzuxe, luxe, dcbfe, lbzxe, lwarxe, lbzuxe): Likewise.
(stwcxe, stwxe, stxe, stwuxe, stuxe, stbxe, dcbtste, stbuxe): Likewise.
(mfapidi, dcbte, lhzxe, lhzuxe, lhaxe, lhauxe, subfe64): Likewise.
(subfeo64, adde64, addeo64, sthxe, sthuxe, subfze64): Likewise.
(subfzeo64, addze64, addzeo64, dcbie, subfme64, subfmeo64): Likewise.
(addme64, addmeo64, stdcxe., mcrxr64, lwbrxe, lfsxe, lfsuxe): Likewise.
(lfdxe, lfduxe, stwbrxe, stfsxe, stfsuxe, stfdxe, dcbae): Likewise.
(stfduxe, tlbivax, tlbivaxe, lhbrxe, ldxe, lduxe, tlbsx): Likewise.
(tlbsxe, sthbrxe, stdxe, stduxe, icbie, stfiwxe, dcbze, lbze): Likewise.
(lbzue, ldue, lhze, lhzue, lhae, lhaue, lwze, lwzue): Likewise.
(stbe, stbue, sthe, sthue, stwe, stwue, lfse, lfsue, lfde): Likewise.
(lfdue, stde, stdue, stfse, stfsue, stfde, stfdue): Likewise.
* ppc-dis.c (print_insn_big_powerpc, print_insn_little_powerpc): Look
for a disassembler option of `booke', `booke32' or `booke64' to enable
BookE support in the disassembler.
2001-10-13 03:59:09 +02:00
|
|
|
|
#define PPC_OPCODE_ALTIVEC (01000)
|
|
|
|
|
|
|
|
|
|
/* Opcode is supported by PowerPC 403 processor. */
|
|
|
|
|
#define PPC_OPCODE_403 (02000)
|
|
|
|
|
|
2002-01-03 03:07:19 +01:00
|
|
|
|
/* Opcode is supported by PowerPC BookE processor. */
|
[gas/ChangeLog]
* config/tc-ppc.c (md_parse_option): New -m7410, -m7450 and -m7455
flags, equivalent to -m7400. New -maltivec to enable AltiVec
instructions. New -mbook64 and -mbooke/-mbooke32 flags to enable
64-bit and 32-bit BookE support, respectively. Change -m403 and
-m405 to set PPC403 option.
(md_show_usage): Adjust for new options.
* doc/all.texi: Set PPC.
* doc/as.texinfo: Add PPC support and pull in c-ppc.texi.
* doc/c-ppc.texi: New file.
* doc/Makefile.am (CPU_DOCS): Add c-ppc.texi.
* doc/Makefile.in: Regenerate.
[gas/testsuite/ChangeLog]
* gas/ppc/booke.s: New test for Motorola BookE.
* gas/ppc/booke.d: New file.
* gas/ppc/ppc.exp: Test booke.s.
[include/opcode/ChangeLog]
* ppc.h (PPC_OPCODE_BOOKE, PPC_OPCODE_403): New opcode flags for
BookE and PowerPC403 instructions.
[opcodes/ChangeLog]
* ppc-opc.c (insert_de, extract_de, insert_des, extract_des): New
instruction field instruction/extraction functions for new BookE
DE form instructions.
(CT): New macro for CT field in an X form instruction.
(DE, DES, DEO, DE_MASK): New macros for DE/DES fields in DE form
instructions.
(PPC64): Don't include PPC_OPCODE_PPC.
(403): New opcode macro for PPC403 processors.
(BOOKE): New opcode macro for BookE processors.
(bce, bcel, bcea, bcela, bclre, bclrel: New BookE instructions.
(bcctre, bcctrel, be, bel, bea, bela, icbt, icbte, lwzxe): Likewise.
(dcbste, lwzuxe, luxe, dcbfe, lbzxe, lwarxe, lbzuxe): Likewise.
(stwcxe, stwxe, stxe, stwuxe, stuxe, stbxe, dcbtste, stbuxe): Likewise.
(mfapidi, dcbte, lhzxe, lhzuxe, lhaxe, lhauxe, subfe64): Likewise.
(subfeo64, adde64, addeo64, sthxe, sthuxe, subfze64): Likewise.
(subfzeo64, addze64, addzeo64, dcbie, subfme64, subfmeo64): Likewise.
(addme64, addmeo64, stdcxe., mcrxr64, lwbrxe, lfsxe, lfsuxe): Likewise.
(lfdxe, lfduxe, stwbrxe, stfsxe, stfsuxe, stfdxe, dcbae): Likewise.
(stfduxe, tlbivax, tlbivaxe, lhbrxe, ldxe, lduxe, tlbsx): Likewise.
(tlbsxe, sthbrxe, stdxe, stduxe, icbie, stfiwxe, dcbze, lbze): Likewise.
(lbzue, ldue, lhze, lhzue, lhae, lhaue, lwze, lwzue): Likewise.
(stbe, stbue, sthe, sthue, stwe, stwue, lfse, lfsue, lfde): Likewise.
(lfdue, stde, stdue, stfse, stfsue, stfde, stfdue): Likewise.
* ppc-dis.c (print_insn_big_powerpc, print_insn_little_powerpc): Look
for a disassembler option of `booke', `booke32' or `booke64' to enable
BookE support in the disassembler.
2001-10-13 03:59:09 +02:00
|
|
|
|
#define PPC_OPCODE_BOOKE (04000)
|
|
|
|
|
|
2002-01-03 03:07:19 +01:00
|
|
|
|
/* Opcode is only supported by 64-bit PowerPC BookE processor. */
|
2001-10-17 15:13:15 +02:00
|
|
|
|
#define PPC_OPCODE_BOOKE64 (010000)
|
2000-05-04 00:19:45 +02:00
|
|
|
|
|
2002-02-25 04:42:59 +01:00
|
|
|
|
/* Opcode is only supported by Power4 architecture. */
|
|
|
|
|
#define PPC_OPCODE_POWER4 (020000)
|
|
|
|
|
|
|
|
|
|
/* Opcode isn't supported by Power4 architecture. */
|
|
|
|
|
#define PPC_OPCODE_NOPOWER4 (040000)
|
|
|
|
|
|
1999-05-03 09:29:06 +02:00
|
|
|
|
/* A macro to extract the major opcode from an instruction. */
|
|
|
|
|
#define PPC_OP(i) (((i) >> 26) & 0x3f)
|
|
|
|
|
|
|
|
|
|
/* The operands table is an array of struct powerpc_operand. */
|
|
|
|
|
|
|
|
|
|
struct powerpc_operand
|
|
|
|
|
{
|
|
|
|
|
/* The number of bits in the operand. */
|
|
|
|
|
int bits;
|
|
|
|
|
|
|
|
|
|
/* How far the operand is left shifted in the instruction. */
|
|
|
|
|
int shift;
|
|
|
|
|
|
|
|
|
|
/* Insertion function. This is used by the assembler. To insert an
|
|
|
|
|
operand value into an instruction, check this field.
|
|
|
|
|
|
|
|
|
|
If it is NULL, execute
|
|
|
|
|
i |= (op & ((1 << o->bits) - 1)) << o->shift;
|
|
|
|
|
(i is the instruction which we are filling in, o is a pointer to
|
|
|
|
|
this structure, and op is the opcode value; this assumes twos
|
|
|
|
|
complement arithmetic).
|
|
|
|
|
|
|
|
|
|
If this field is not NULL, then simply call it with the
|
|
|
|
|
instruction and the operand value. It will return the new value
|
|
|
|
|
of the instruction. If the ERRMSG argument is not NULL, then if
|
|
|
|
|
the operand value is illegal, *ERRMSG will be set to a warning
|
|
|
|
|
string (the operand will be inserted in any case). If the
|
|
|
|
|
operand value is legal, *ERRMSG will be unchanged (most operands
|
|
|
|
|
can accept any value). */
|
|
|
|
|
unsigned long (*insert) PARAMS ((unsigned long instruction, long op,
|
binutils/ChangeLog
* doc/binutils.texi (objdump): Document ppc -M options.
gas/ChangeLog
* config/tc-ppc.c (ppc_insert_operand): Pass (ppc_cpu | ppc_size)
to operand->insert.
(md_assemble): Likewise.
gas/testsuite/ChangeLog
* gas/ppc/booke.d: Modify reloc and target matches for powerpc64.
include/opcode/ChangeLog
* ppc.h (struct powerpc_operand <insert, extract>): Add dialect param.
opcodes/ChangeLog
* ppc-opc.c (PPC64): Revert 2001-10-12. Do include PPC_OPCODE_PPC.
(insert_bat, extract_bat, insert_bba, extract_bba,
insert_bd, extract_bd, insert_bdm, extract_bdm,
insert_bdp, extract_bdp, valid_bo,
insert_bo, extract_bo, insert_boe, extract_boe,
insert_ds, extract_ds, insert_de, extract_de,
insert_des, extract_des, insert_li, extract_li,
insert_mbe, extract_mbe, insert_mb6, extract_mb6,
insert_nb, extract_nb, insert_nsi, extract_nsi,
insert_ral, insert_ram, insert_ras,
insert_rbs, extract_rbs, insert_sh6, extract_sh6,
insert_spr, extract_spr, insert_tbr, extract_tbr): Add dialect param.
(extract_bd, extract_bdm, extract_bdp,
extract_ds, extract_des,
extract_li, extract_nsi): Implement sign extension without conditional.
(insert_bdm, extract_bdm,
insert_bdp, extract_bdp, valid_bo): Handle 64 bit branch hints.
(extract_bdm, extract_bdp): Correct 32 bit validation.
(AT1_MASK, AT2_MASK): Define.
(BBOAT_MASK): Define.
(BBOATCB_MASK, BBOAT2CB_MASK, BBOATBI_MASK): Define.
(BOFM64, BOFP64, BOTM64, BOTP64): Define.
(BODNZM64, BODNZP64, BODZM64, BODZP64): Define.
(PPCCOM32, PPCCOM64): Define.
(powerpc_opcodes): Modify existing 32 bit insns with branch hints
and add new patterns to implement 64 bit branches with hints. Move
booke instructions so they match before ppc64.
* ppc-dis.c (powerpc_dialect): Set PPC_OPCODE_64 in dialect for
64 bit default targets, and parse "32" and "64" in options.
Formatting fixes.
(print_insn_powerpc): Pass dialect to operand->extract.
2001-11-15 02:08:52 +01:00
|
|
|
|
int dialect,
|
1999-05-03 09:29:06 +02:00
|
|
|
|
const char **errmsg));
|
|
|
|
|
|
|
|
|
|
/* Extraction function. This is used by the disassembler. To
|
|
|
|
|
extract this operand type from an instruction, check this field.
|
|
|
|
|
|
|
|
|
|
If it is NULL, compute
|
|
|
|
|
op = ((i) >> o->shift) & ((1 << o->bits) - 1);
|
|
|
|
|
if ((o->flags & PPC_OPERAND_SIGNED) != 0
|
|
|
|
|
&& (op & (1 << (o->bits - 1))) != 0)
|
|
|
|
|
op -= 1 << o->bits;
|
|
|
|
|
(i is the instruction, o is a pointer to this structure, and op
|
|
|
|
|
is the result; this assumes twos complement arithmetic).
|
|
|
|
|
|
|
|
|
|
If this field is not NULL, then simply call it with the
|
|
|
|
|
instruction value. It will return the value of the operand. If
|
|
|
|
|
the INVALID argument is not NULL, *INVALID will be set to
|
|
|
|
|
non-zero if this operand type can not actually be extracted from
|
|
|
|
|
this operand (i.e., the instruction does not match). If the
|
|
|
|
|
operand is valid, *INVALID will not be changed. */
|
binutils/ChangeLog
* doc/binutils.texi (objdump): Document ppc -M options.
gas/ChangeLog
* config/tc-ppc.c (ppc_insert_operand): Pass (ppc_cpu | ppc_size)
to operand->insert.
(md_assemble): Likewise.
gas/testsuite/ChangeLog
* gas/ppc/booke.d: Modify reloc and target matches for powerpc64.
include/opcode/ChangeLog
* ppc.h (struct powerpc_operand <insert, extract>): Add dialect param.
opcodes/ChangeLog
* ppc-opc.c (PPC64): Revert 2001-10-12. Do include PPC_OPCODE_PPC.
(insert_bat, extract_bat, insert_bba, extract_bba,
insert_bd, extract_bd, insert_bdm, extract_bdm,
insert_bdp, extract_bdp, valid_bo,
insert_bo, extract_bo, insert_boe, extract_boe,
insert_ds, extract_ds, insert_de, extract_de,
insert_des, extract_des, insert_li, extract_li,
insert_mbe, extract_mbe, insert_mb6, extract_mb6,
insert_nb, extract_nb, insert_nsi, extract_nsi,
insert_ral, insert_ram, insert_ras,
insert_rbs, extract_rbs, insert_sh6, extract_sh6,
insert_spr, extract_spr, insert_tbr, extract_tbr): Add dialect param.
(extract_bd, extract_bdm, extract_bdp,
extract_ds, extract_des,
extract_li, extract_nsi): Implement sign extension without conditional.
(insert_bdm, extract_bdm,
insert_bdp, extract_bdp, valid_bo): Handle 64 bit branch hints.
(extract_bdm, extract_bdp): Correct 32 bit validation.
(AT1_MASK, AT2_MASK): Define.
(BBOAT_MASK): Define.
(BBOATCB_MASK, BBOAT2CB_MASK, BBOATBI_MASK): Define.
(BOFM64, BOFP64, BOTM64, BOTP64): Define.
(BODNZM64, BODNZP64, BODZM64, BODZP64): Define.
(PPCCOM32, PPCCOM64): Define.
(powerpc_opcodes): Modify existing 32 bit insns with branch hints
and add new patterns to implement 64 bit branches with hints. Move
booke instructions so they match before ppc64.
* ppc-dis.c (powerpc_dialect): Set PPC_OPCODE_64 in dialect for
64 bit default targets, and parse "32" and "64" in options.
Formatting fixes.
(print_insn_powerpc): Pass dialect to operand->extract.
2001-11-15 02:08:52 +01:00
|
|
|
|
long (*extract) PARAMS ((unsigned long instruction, int dialect,
|
|
|
|
|
int *invalid));
|
1999-05-03 09:29:06 +02:00
|
|
|
|
|
|
|
|
|
/* One bit syntax flags. */
|
|
|
|
|
unsigned long flags;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/* Elements in the table are retrieved by indexing with values from
|
|
|
|
|
the operands field of the powerpc_opcodes table. */
|
|
|
|
|
|
|
|
|
|
extern const struct powerpc_operand powerpc_operands[];
|
|
|
|
|
|
|
|
|
|
/* Values defined for the flags field of a struct powerpc_operand. */
|
|
|
|
|
|
|
|
|
|
/* This operand takes signed values. */
|
|
|
|
|
#define PPC_OPERAND_SIGNED (01)
|
|
|
|
|
|
|
|
|
|
/* This operand takes signed values, but also accepts a full positive
|
|
|
|
|
range of values when running in 32 bit mode. That is, if bits is
|
|
|
|
|
16, it takes any value from -0x8000 to 0xffff. In 64 bit mode,
|
|
|
|
|
this flag is ignored. */
|
|
|
|
|
#define PPC_OPERAND_SIGNOPT (02)
|
|
|
|
|
|
|
|
|
|
/* This operand does not actually exist in the assembler input. This
|
|
|
|
|
is used to support extended mnemonics such as mr, for which two
|
|
|
|
|
operands fields are identical. The assembler should call the
|
|
|
|
|
insert function with any op value. The disassembler should call
|
|
|
|
|
the extract function, ignore the return value, and check the value
|
|
|
|
|
placed in the valid argument. */
|
|
|
|
|
#define PPC_OPERAND_FAKE (04)
|
|
|
|
|
|
|
|
|
|
/* The next operand should be wrapped in parentheses rather than
|
|
|
|
|
separated from this one by a comma. This is used for the load and
|
|
|
|
|
store instructions which want their operands to look like
|
|
|
|
|
reg,displacement(reg)
|
|
|
|
|
*/
|
|
|
|
|
#define PPC_OPERAND_PARENS (010)
|
|
|
|
|
|
|
|
|
|
/* This operand may use the symbolic names for the CR fields, which
|
|
|
|
|
are
|
|
|
|
|
lt 0 gt 1 eq 2 so 3 un 3
|
|
|
|
|
cr0 0 cr1 1 cr2 2 cr3 3
|
|
|
|
|
cr4 4 cr5 5 cr6 6 cr7 7
|
|
|
|
|
These may be combined arithmetically, as in cr2*4+gt. These are
|
|
|
|
|
only supported on the PowerPC, not the POWER. */
|
|
|
|
|
#define PPC_OPERAND_CR (020)
|
|
|
|
|
|
|
|
|
|
/* This operand names a register. The disassembler uses this to print
|
|
|
|
|
register names with a leading 'r'. */
|
|
|
|
|
#define PPC_OPERAND_GPR (040)
|
|
|
|
|
|
|
|
|
|
/* This operand names a floating point register. The disassembler
|
|
|
|
|
prints these with a leading 'f'. */
|
|
|
|
|
#define PPC_OPERAND_FPR (0100)
|
|
|
|
|
|
|
|
|
|
/* This operand is a relative branch displacement. The disassembler
|
|
|
|
|
prints these symbolically if possible. */
|
|
|
|
|
#define PPC_OPERAND_RELATIVE (0200)
|
|
|
|
|
|
|
|
|
|
/* This operand is an absolute branch address. The disassembler
|
|
|
|
|
prints these symbolically if possible. */
|
|
|
|
|
#define PPC_OPERAND_ABSOLUTE (0400)
|
|
|
|
|
|
|
|
|
|
/* This operand is optional, and is zero if omitted. This is used for
|
|
|
|
|
the optional BF and L fields in the comparison instructions. The
|
|
|
|
|
assembler must count the number of operands remaining on the line,
|
|
|
|
|
and the number of operands remaining for the opcode, and decide
|
|
|
|
|
whether this operand is present or not. The disassembler should
|
|
|
|
|
print this operand out only if it is not zero. */
|
|
|
|
|
#define PPC_OPERAND_OPTIONAL (01000)
|
|
|
|
|
|
|
|
|
|
/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
|
|
|
|
|
is omitted, then for the next operand use this operand value plus
|
|
|
|
|
1, ignoring the next operand field for the opcode. This wretched
|
|
|
|
|
hack is needed because the Power rotate instructions can take
|
|
|
|
|
either 4 or 5 operands. The disassembler should print this operand
|
|
|
|
|
out regardless of the PPC_OPERAND_OPTIONAL field. */
|
|
|
|
|
#define PPC_OPERAND_NEXT (02000)
|
|
|
|
|
|
|
|
|
|
/* This operand should be regarded as a negative number for the
|
|
|
|
|
purposes of overflow checking (i.e., the normal most negative
|
|
|
|
|
number is disallowed and one more than the normal most positive
|
|
|
|
|
number is allowed). This flag will only be set for a signed
|
|
|
|
|
operand. */
|
|
|
|
|
#define PPC_OPERAND_NEGATIVE (04000)
|
2000-05-04 00:19:45 +02:00
|
|
|
|
|
|
|
|
|
/* This operand names a vector unit register. The disassembler
|
|
|
|
|
prints these with a leading 'v'. */
|
|
|
|
|
#define PPC_OPERAND_VR (010000)
|
|
|
|
|
|
2001-08-27 12:26:57 +02:00
|
|
|
|
/* This operand is for the DS field in a DS form instruction. */
|
|
|
|
|
#define PPC_OPERAND_DS (020000)
|
1999-05-03 09:29:06 +02:00
|
|
|
|
|
|
|
|
|
/* The POWER and PowerPC assemblers use a few macros. We keep them
|
|
|
|
|
with the operands table for simplicity. The macro table is an
|
|
|
|
|
array of struct powerpc_macro. */
|
|
|
|
|
|
|
|
|
|
struct powerpc_macro
|
|
|
|
|
{
|
|
|
|
|
/* The macro name. */
|
|
|
|
|
const char *name;
|
|
|
|
|
|
|
|
|
|
/* The number of operands the macro takes. */
|
|
|
|
|
unsigned int operands;
|
|
|
|
|
|
|
|
|
|
/* One bit flags for the opcode. These are used to indicate which
|
|
|
|
|
specific processors support the instructions. The values are the
|
|
|
|
|
same as those for the struct powerpc_opcode flags field. */
|
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
|
|
/* A format string to turn the macro into a normal instruction.
|
|
|
|
|
Each %N in the string is replaced with operand number N (zero
|
|
|
|
|
based). */
|
|
|
|
|
const char *format;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
extern const struct powerpc_macro powerpc_macros[];
|
|
|
|
|
extern const int powerpc_num_macros;
|
|
|
|
|
|
|
|
|
|
#endif /* PPC_H */
|